Apache Labs Official North American Distributor
The ANAN-8000DLE HF & 6M 200W SDR Transceiver meets and exceeds the requirements of even the most discerning Amateur Radio Operator, it is based on the work of the OpenHPSDR community.
Keeping in mind the various requirements posed by new cutting edge technologies implemented in the radio it has been designed from scratch, the design successes of the previous generation hardware has been improved in the new implementation.
The ANAN-8000DLE uses an entirely new redesigned transmit chain keeping in mind PureSignal (Predistortion), the result is astounding IMD performance, the typical transmit IMD distortion is about a 1000 times lower than that achieved by a typical modern transceiver available today. It is the world's first Amateur Radio transceiver to use a 50v LDMOS device in the finals.
The ANAN-8000DLE includes two phase synchronous front ends to enable Diversity reception.
An internal four phase low noise boost supply is used to convert 13.8 V to 50 V DC for the finals; this enables the user to have the flexibility of using industry standard 13.8 V DC as well as battery power while at the same time the radio provides all the advantages of the 50 Volt LDMOS amplifier.
The front panel display is microprocessor driven and displays all critical parameters such as Forward and Reflected Power, SWR, Current, Voltage, Temperature. The microprocessor also provides real time protection for all these parameters.
- Architecture: Direct Sampling DDC/DUC Transceiver
- Interface: Ethernet
- Phase Noise (Clock): -149 dB @ 10 kHz
- TCXO Stability (Typical): +/- .1 PPM
- Modes: CW, SSB, NFM, AM, Digital
- Antenna Ports: Three SO-239 50 Ohm Software Configurable Ports, One BNC for RX2
- Frequency Resolution: 1 Hz
- 13.8 V DC @ 35 A, 3 A Receive/35 A Transmit
- 12Kg (approx. Weight)
- Dimensions: 483 MM (L) x 123 MM (H) x 320 MM (D) (Not including extrusions)
- Stainless Steel Chassis and Aluminum Heatsink
- Receiver Architecture: Direct Down Conversion
- Dual 16 bit Phase Synchronous ADCs
- Independent filter banks for each ADC
- 10/6M LNAs
- Frequency Coverage: 9 kHz to 60 MHz
- Attenuator: 1-30 dB step attenuator
- Reciprocal Mixing Dynamic Range (RMDR): 116dB @ 2Khz
- Receiver Phase noise: -149 dB @ 10 kHz
- Image rejection: 100 dB
- Hardware support for 7 independent receivers assignable to either ADC
- Transmitter Architecture: Direct Up Conversion
- DAC Resolution: 16 bit
- RF Output Power: 1-200 Watts SSB, CW, FM, RTTY, Digital; 1-50 Watts AM
- IMD: IMD3 typically -72 dB @ 200 W output on 20 Meters
- Harmonics: Typically better than -50 dBc on HF and -60 dBc on 6M
- Carrier and Opposite Sideband Suppression: Better than -80dBc
- Transverter IF Output: 0 dbm to +15 dBm
- RCA Line In, Line Out, PTT in, PTT Out
- DB9 Seven Software configurable Open Collector Outputs
- BNC XVTR TX Out, 10Mhz Reference Input
- 6.25mm Barrel Mic, CW Key, Headphones and Speaker Outputs
- SMA PureSignal (Predistortion) Loop Input and Output
- RJ45 Ethernet LAN Connector